DocumentCode :
2758930
Title :
Programmable traffic generator with configurable stochastic distributions
Author :
Abdo, Ahmad ; Hall, Trevor J.
Author_Institution :
Sch. of Inf. Technol., Ottawa Univ., Ont.
fYear :
2005
fDate :
1-4 May 2005
Firstpage :
747
Lastpage :
750
Abstract :
Our aim in this paper is to present a field programmable gate array-based traffic generator using a dedicated microprocessor within a configurable device (Stratixcopy from Altera). The traffic consists of fixed-size packets at a bit rate of 50 Mbps and three different patterns of network traffic in order to emulate the non-stationarity and bursty nature of real network traffic. The design makes use of the features offered by the Nios board, Stratix Edition, chosen as development platform, and the advantages of system on a programmable chip (SOPC) builder provided by Altera. The applications of this module are numerous, especially in the performance testing of the new generation of high-speed network switching module (e.g. layer 2 switches)
Keywords :
field programmable gate arrays; stochastic processes; system-on-chip; telecommunication switching; telecommunication traffic; 50 Mbit/s; Altera; Nios board; Stratix Edition; configurable stochastic distributions; field programmable gate array-based traffic generator; high-speed network switching module; microprocessor; network traffic; system on a programmable chip builder; Field programmable gate arrays; Hardware; Laboratories; Optical packet switching; Photonics; Stochastic processes; Switches; Telecommunication traffic; Testing; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
ISSN :
0840-7789
Print_ISBN :
0-7803-8885-2
Type :
conf
DOI :
10.1109/CCECE.2005.1557037
Filename :
1557037
Link To Document :
بازگشت