Title :
A new simultaneous partitioning and chip placement approach based on simulated annealing
Author :
Chatterjee, Abhijit ; Hartley, Richard
Author_Institution :
Gen. Electr. Res. & Dev. Center, Schenectady, NY, USA
Abstract :
A major issue in VLSI design is that of determining how circuit components are to be distributed among a set of chips (partitioning problem) and where these chips are to be located on a board (placement problem) in order that densely connected components are placed close together and the wiring between the chips is minimized. A new partitioning and placement approach is proposed in which these problems are solved simultaneously rather than independently. A framework for annealing has been developed and cost models that allow the desired results to be achieved have been derived. It is shown experimentally that the approach results in easily routable designs
Keywords :
VLSI; circuit layout CAD; simulated annealing; VLSI design; chip placement; easily routable designs; partitioning problem; placement problem; simulated annealing; Adders; Circuit simulation; Cost function; Delay; Flow graphs; Integrated circuit interconnections; Partitioning algorithms; Printed circuits; Simulated annealing; Very large scale integration;
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
Print_ISBN :
0-89791-363-9
DOI :
10.1109/DAC.1990.114825