DocumentCode :
2760405
Title :
Analysis, modeling and optimization of transmission gate delay
Author :
Mondal, Sabir Ali ; Talapatra, Somsubhra ; Rahaman, Hafizur
Author_Institution :
Sch. of VLSI Technol., Bengal Eng. & Sci. Univ., Shibpur, India
fYear :
2011
fDate :
19-20 July 2011
Firstpage :
246
Lastpage :
253
Abstract :
Due to relatively constant and low resistive path between input and output, Transmission gate (TG) logic offers less delay compared to other logic styles without threshold drop while keeping low transistor count. Apart from transition time, the load impedances and initial conditions on internal node capacitances, the critical delay of TG logic depends on chain-length (n) of the circuit and shows quadratic dependency on chain-length. This necessitates buffer insertion at depth 3 or 4 for chain of transmission gate in the current analysis methodology. In this paper, the dependency on two more factors such as fan-out and input-pattern are discussed. We show that the delay is dynamic and exponential depending on input-pattern and fan-out respectively. As a consequence, the insertion of buffer at proper depth is necessary for different fan-out configuration. A restoring mode transmission gate (RMTG) XOR gate is proposed which shows little dependency on fan-out and input patterns thereby eliminate the complexity of buffer insertion. The Spice simulation in 180nM UMC Technology shows that our proposed RMTG XOR is 13.21% and 31.34% faster, 51.63% and 1.72% power efficient compared to the conventional CMOS XOR and TG XOR respectively for a load capacitance of 10 fF. Our proposed model consumes less hardware compared to the conventional CMOS XOR.
Keywords :
SPICE; buffer circuits; delay circuits; logic circuits; optimisation; RMTG XOR gate; SPICE simulation; TG logic; UMC technology; buffer insertion; load impedances; optimization; restoring mode transmission gate; transmission gate delay; transmission gate logic; CMOS integrated circuits; Capacitance; Delay; Integrated circuit modeling; Load modeling; Logic gates; Mathematical model; CMOS; RMTG; TG; current-inheritance; fan-out; load-accumulation; restoring-mode; transmission-mode;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ASQED), 2011 3rd Asia Symposium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4577-0145-0
Type :
conf
DOI :
10.1109/ASQED.2011.6111754
Filename :
6111754
Link To Document :
بازگشت