DocumentCode :
2761405
Title :
Compact modeling and performance optimization of 3D chip-to-chip interconnects with transmission lines, vias and discontinuities
Author :
Kumar, Vachan ; Sharma, Rohit ; Chen, Jikai ; Kapoor, Abhimanyu ; Bashirullah, Rizwan ; Kohl, Paul ; Naeemi, Azad
Author_Institution :
Interconnect Focus Center, Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2012
fDate :
4-6 June 2012
Firstpage :
1
Lastpage :
3
Abstract :
In this paper we present a compact model for analysis of 3D chip-to-chip interconnect pathways consisting of planar transmission lines, vias, package and pin discontinuities. The model accurately captures signal losses for a wide frequency spectrum with very small error when compared with HSPICE circuit simulations. The interconnect pathway is optimized for maximum bandwidth density and minimum energy-per-bit highlighting the performance improvement obtained using low-k, air-clad planar interconnects over conventional substrate materials.
Keywords :
SPICE; semiconductor device metallisation; three-dimensional integrated circuits; transmission lines; 3D chip-to-chip interconnect pathways; HSPICE circuit simulations; air-clad planar interconnects; compact modeling; conventional substrate materials; maximum bandwidth density; minimum energy-per-bit; performance optimization; pin discontinuities; planar transmission lines; signal losses; wide frequency spectrum; Atmospheric modeling; Bandwidth; Frequency response; Integrated circuit interconnections; Integrated circuit modeling; Optimization; Through-silicon vias; Chip-to-chip interconnects; TSV; modeling and optimization and low-k;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference (IITC), 2012 IEEE International
Conference_Location :
San Jose, CA
ISSN :
pending
Print_ISBN :
978-1-4673-1138-0
Electronic_ISBN :
pending
Type :
conf
DOI :
10.1109/IITC.2012.6251646
Filename :
6251646
Link To Document :
بازگشت