Title :
Low power BIST design by hypergraph partitioning: methodology and architectures
Author :
Girard, P. ; Guiller, L. ; Landrault, C. ; Pravossoudovitch, S.
Author_Institution :
Lab. d´´Inf. de Robotique et de Microelectron. de Montpellier, Univ. des Sci. et Tech. du Languedoc, Montpellier, France
Abstract :
Power consumption of digital systems may increase significantly during testing. In this paper, we propose a novel low power/energy Built-in Self Test (BIST) strategy based on circuit partitioning. The strategy consists of partitioning the original circuit into structural subcircuits so that each subcircuit can be successively tested through different BIST sessions. In partitioning the circuit and planning the test session, the switching activity in a time interval (i.e. The average power) as well as the peak power consumption are minimized. Moreover, the total energy consumption during BIST is also reduced since the test length required to test the subcircuits is not so far from the test length for the original circuit. The proposed strategy can be applied to either test-per-scan or test-per-clock BIST schemes by slightly modifying conventional TPG structures as illustrated in this paper. Results on ISCAS circuits show that average power reduction of up to 62%, peak power reduction of up to 57%, and energy reduction of up to 82% can be achieved at a very low area cost in terms of area overhead and with almost no penalty on the circuit timing
Keywords :
CMOS digital integrated circuits; VLSI; automatic test pattern generation; built-in self test; graph theory; integrated circuit testing; logic partitioning; logic testing; low-power electronics; TPG structure; built-in self test strategy; circuit partitioning; hypergraph partitioning; low power BIST design; parallel BIST; peak power consumption minimization; scan-based BIST; structural subcircuits; switching activity; test session planning; test-per-clock scheme; test-per-scan scheme; total energy consumption; Automatic testing; Built-in self-test; Circuit testing; Digital systems; Energy consumption; Packaging; Power system reliability; Switching circuits; System testing; Very large scale integration;
Conference_Titel :
Test Conference, 2000. Proceedings. International
Conference_Location :
Atlantic City, NJ
Print_ISBN :
0-7803-6546-1
DOI :
10.1109/TEST.2000.894260