DocumentCode :
2763025
Title :
Power conscious test synthesis and scheduling for BIST RTL data paths
Author :
Nicolici, Nicola ; Al-Hashimi, Bashir M.
Author_Institution :
Dept. of Electron. & Comput. Sci., Southampton Univ., UK
fYear :
2000
fDate :
2000
Firstpage :
662
Lastpage :
671
Abstract :
Previous research has outlined that power dissipated during test application is substantially higher than during functional operation, which leads to loss of yield and decreases reliability. This paper shows for the first time how power is minimized in BIST RTL data paths by using power conscious test synthesis and test scheduling. According to the necessity for achieving the required test efficiency, power dissipation is classified into necessary and useless power dissipation. According to the occurrence during the testing process, power dissipation is classified into test application and shifting power dissipation. The effect of test synthesis and scheduling on power dissipation is analyzed and power minimization is achieved in two steps. Firstly, during the testable design space exploration only power conscious test synthesis moves are accepted leading to minimization of useless power dissipation. Secondly, module selection during power conscious test scheduling satisfies power constraints while reducing test application time. Experimental results using generic power models show savings up to 28% in test application power dissipation and up to 29% in shifting power dissipation
Keywords :
VLSI; built-in self test; circuit CAD; design for testability; integrated circuit testing; logic CAD; logic testing; low-power electronics; minimisation; scheduling; BIST RTL data paths; module selection; power conscious test scheduling; power conscious test synthesis; power minimization; shifting power dissipation; tabu search-based exploration; test application power dissipation; testable design space exploration; Built-in self-test; Circuit testing; Combinational circuits; Electronic equipment testing; Logic testing; Minimization; Power dissipation; Power system reliability; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2000. Proceedings. International
Conference_Location :
Atlantic City, NJ
ISSN :
1089-3539
Print_ISBN :
0-7803-6546-1
Type :
conf
DOI :
10.1109/TEST.2000.894261
Filename :
894261
Link To Document :
بازگشت