DocumentCode :
2764006
Title :
Overview of oversampling clock and data recovery circuits
Author :
Ahmed, S.I. ; Kwasniewski, Tad A.
Author_Institution :
Dept. of Electron., Carleton Univ., Ottawa, Ont.
fYear :
2005
fDate :
1-4 May 2005
Firstpage :
1876
Lastpage :
1881
Abstract :
Phase-locked loop (PLL) based clock and data recovery (CDR) circuits use a 2x-oversampling (2XO) of the incoming non-return to zero (NRZ) data stream to recover the data. As an extension of the idea, 3x-oversampling (3XO) CDR circuits provide improved performance in the presence of total asymmetric jitter. This paper presents an overview of the oversampling CDR circuits with an emphasis on digital architectures. These include, but are not limited to, the 3XO jitter-tolerant variable-interval 3XO architecture, the 3XO eye-tracking architecture, and the blind oversampling architecture. We propose a modified architecture that utilizes multiple rotating phases to improve the performance of the 3XO eye-tracking architecture
Keywords :
digital filters; digital phase locked loops; jitter; synchronisation; asymmetric jitter; blind oversampling architecture; clock recovery circuits; data recovery circuits; multiple rotating phases; nonreturn to zero data stream; phase-locked loop; Band pass filters; Circuit simulation; Clocks; Coaxial cables; Integrated circuit synthesis; Jitter; Optical signal processing; Phase locked loops; Switches; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
ISSN :
0840-7789
Print_ISBN :
0-7803-8885-2
Type :
conf
DOI :
10.1109/CCECE.2005.1557348
Filename :
1557348
Link To Document :
بازگشت