DocumentCode :
2764106
Title :
Modeling the effect of parasitic capacitances on the dead-time distortion in multilevel NPC inverters
Author :
Szwarc, Krzysztof Jakub ; Cichowski, Artur ; Nieznanski, Janusz ; Szczepankowski, Pawel
fYear :
2011
fDate :
27-30 June 2011
Firstpage :
1869
Lastpage :
1874
Abstract :
A simple model is derived and verified for evaluating the effect of parasitic capacitances on the dead-time related voltage distortion in multilevel NPC voltage source inverters. The model permits well-defined and precise compensation of dead-time distortion, exhibiting meaningful improvement on compensation methods neglecting the effects of parasitic capacitances. A simple formula is given for evaluating the capacitances as serial/parallel connections of transistor capacitances and external capacitances (introduced by the cables and load).
Keywords :
PWM invertors; capacitance; dead-time distortion; multilevel NPC inverters; parasitic capacitances; voltage source inverters; Capacitance; Harmonic analysis; Inverters; Leg; Modulation; Switching circuits; Transistors; Multilevel inverters; dead time compensation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics (ISIE), 2011 IEEE International Symposium on
Conference_Location :
Gdansk
ISSN :
Pending
Print_ISBN :
978-1-4244-9310-4
Electronic_ISBN :
Pending
Type :
conf
DOI :
10.1109/ISIE.2011.5984442
Filename :
5984442
Link To Document :
بازگشت