DocumentCode :
2764704
Title :
Fault model for VLSI circuits reliability assessment
Author :
Lisenker, Boris ; Mitnick, Yuri
Author_Institution :
Intel Israel (74) Ltd., Haifa, Israel
fYear :
1999
fDate :
1999
Firstpage :
319
Lastpage :
326
Abstract :
A new fault model, based on the general percolation theory applied to long-channel CMOS VLSI circuits, has been recently introduced. It was shown that a reliability risk appears only when process-related defects create a pattern independent current path in standby mode. An acceptable reliability risk defines a pass/fail criteria. A screening technique, based on this model, presents a strong correlation between rejected devices and early failure rate. In this paper, the general percolation approach was applied to short-channel CMOS VLSI circuits. Unlike long-channel CMOS VLSI, defect-free short-channel CMOS VLSI circuits inherently have a pattern independent standby current, which results from a short-channel MOSFET current in the off state. In this case, the defect related component of this current may be released only by means of a multi-parameter failure criterion. Experimental results that confirm this conclusion are presented and discussed. The reliability risk assessment technique employing this model shows a strong correlation between rejected devices and long term reliability for 32-bit 0.35 μm CMOS microprocessors
Keywords :
CMOS digital integrated circuits; VLSI; failure analysis; fault diagnosis; integrated circuit modelling; integrated circuit reliability; integrated circuit testing; microprocessor chips; percolation; 0.35 micron; 32 bit; CMOS microprocessors; VLSI circuit reliability assessment; defect related current component; defect-free short-channel CMOS VLSI circuits; early failure rate; fault model; general percolation theory; long term reliability; long-channel CMOS VLSI circuits; multi-parameter failure criterion; off-state short-channel MOSFET current; pass/fail criteria; pattern independent current path; pattern independent standby current; process-related defects; rejected devices; reliability risk; reliability risk assessment technique; screening technique; short-channel CMOS VLSI circuits; standby mode; CMOS technology; Circuit faults; Integrated circuit interconnections; Integrated circuit reliability; MOSFET circuits; Monitoring; Semiconductor device modeling; Testing; Ultra large scale integration; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium Proceedings, 1999. 37th Annual. 1999 IEEE International
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-5220-3
Type :
conf
DOI :
10.1109/RELPHY.1999.761633
Filename :
761633
Link To Document :
بازگشت