DocumentCode :
2764734
Title :
TSV capacitance aware 3-D floorplanning
Author :
Ahmed, Moataz A. ; Chrzanowska-Jeske, Malgorzata
fYear :
2013
fDate :
2-4 Oct. 2013
Firstpage :
1
Lastpage :
6
Abstract :
3D-IC design facilitates reduction in wirelength by vertically stacking dies. Through-silicon-vias (TSVs) are used to connect inter-die signals. The dynamic power consumption of interconnects in 3D-IC is contributed by wires, buffers and TSVs. The delay in interconnects for 3D-IC is greatly influence by TSV capacitance. In this paper we propose TSV capacitance-aware 3D floorplanning to reduce the delay and dynamic power consumption in 3D-interconnects. The TSVs with specified dimensions and pitch are positioned in islands. TSV islands offer advantages over individual TSVs like reduced stress impact and more efficient inclusion of redundancy. TSV capacitance depends on TSV dimensions, pitch and wire technology. TSV capacitance aware floorplanning reduces power consumption in interconnects on average by 7% when using Cu-TSVs and 9% for W-TSVs. The approach also reduces peak delay for nets using Cu based TSVs on average by 15% and W based TSVs by 21%.
Keywords :
copper; integrated circuit interconnections; integrated circuit layout; three-dimensional integrated circuits; 3D-IC design; 3D-interconnects; Cu; TSV capacitance aware 3D floorplanning; dynamic power consumption; inter-die signals; pitch technology; through-silicon-vias; vertically stacking dies; wire technology; wirelength reduction; Capacitance; Delays; Integrated circuit interconnections; Power demand; Three-dimensional displays; Through-silicon vias; Wires; 3D-IC Floorplanning; Interconnect Power; Through-Silicon-Vias (TSVs);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
3D Systems Integration Conference (3DIC), 2013 IEEE International
Conference_Location :
San Francisco, CA
Type :
conf
DOI :
10.1109/3DIC.2013.6702358
Filename :
6702358
Link To Document :
بازگشت