DocumentCode :
2767846
Title :
Systolic Formulation for Low-Complexity Serial-Parallel Implementation of Unified Finite Field Multiplication over GF(2m)
Author :
Meher, Pramod Kumar
Author_Institution :
Nanyang Technol. Univ., Nanyang
fYear :
2007
fDate :
9-11 July 2007
Firstpage :
134
Lastpage :
139
Abstract :
It presents a high-throughput hardware-efficient semi-systolic linear array for a serial-parallel implementation of finite field multiplier over GF(2m) using bidirectional modulo reduction technique. Necessary recurrence relations are formulated and a pair of dependence graphs (DG) are designed for least significant bit (LSB) and most significant bit (MSB) elimination algorithms for modular reduction. Both the DGs are merged together and mapped into a fully-pipelined linear array architecture consisting of to number of processing elements (PEs), which performs one field multiplication in every (m/2) cycles. The structure of each PE is optimized further to be implemented by a pair of AND gates, three XOR gates and a pair of latches. The duration of a cycle amounts to T = TA + Tx3 + TL, where TA,Tx3 and TL, are respectively the delays of a 2-input AND gate, a three-input XOR gate and a latch. The proposed design is found to have significantly low area-time complexity compared with the existing serial-parallel structures for finite filed multiplications. It is shown that the proposed multiplier can also be used for the Montgomery multiplication in binary field.
Keywords :
graph theory; logic gates; systolic arrays; AND gate; AND gates; XOR gates; bidirectional modulo reduction technique; dependence graphs; fully-pipelined linear array architecture; least significant bit; low-complexity serial-parallel implementation; most significant bit elimination algorithms; processing elements; semisystolic linear array; systolic formulation; unified finite field multiplication; Algorithm design and analysis; Concurrent computing; Delay; Elliptic curve cryptography; Elliptic curves; Galois fields; Hardware; Systolic arrays; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2007. ASAP. IEEE International Conf. on
Conference_Location :
Montreal, Que.
ISSN :
2160-0511
Print_ISBN :
978-1-4244-1026-2
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2007.4429970
Filename :
4429970
Link To Document :
بازگشت