Title :
Customizing Reconfigurable On-Chip Crossbar Scheduler
Author :
Hur, Jae Young ; Stefanov, Todor ; Wong, Stephan ; Vassiliadis, Stamatis
Author_Institution :
Tech. Univ. Delft, Delft
Abstract :
We present a design of a customized crossbar scheduler for on-chip networks. The proposed scheduler arbitrates on-demand interconnects, where physical topologies are identical to logical topologies for given applications. Considering conventional fully parallel and sequential schedulers as reference designs, a comparative performance analysis is conducted. The hardware scheduler module is implemented with parameterized arbiter arrays. Experiments with practical applications show that the crossbar network with our custom scheduler realizes on-demand traffic patterns, occupies on average 52% less area, and maintains higher performance, compared to the crossbar network with a fully parallel scheduler. Additionally, our custom scheduler performs significantly better than the sequential scheduler with moderate area overheads for small-sized tokens communicated over large networks.
Keywords :
network-on-chip; scheduling; arbiter arrays; customized crossbar scheduler; hardware scheduler module; onchip networks; ondemand interconnects; ondemand traffic patterns; parallel schedulers; reconfigurable onchip crossbar scheduler; sequential schedulers; Communication switching; Computer networks; Discrete cosine transforms; Hardware; Network topology; Network-on-a-chip; Performance analysis; Processor scheduling; Switches; Telecommunication traffic; C4ISR; Command and Control; Micro-sensors; self-aware sensor nets;
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2007. ASAP. IEEE International Conf. on
Conference_Location :
Montreal, Que.
Print_ISBN :
978-1-4244-1026-2
Electronic_ISBN :
2160-0511
DOI :
10.1109/ASAP.2007.4429982