DocumentCode :
2768183
Title :
Projecting the reliability of SiGe NPN transistors after AC Vbe reverse stress from DC device lifetime
Author :
Hofman, K.
Author_Institution :
Infineon Technol. AG, Munich, Germany
fYear :
2003
fDate :
20-23 Oct. 2003
Firstpage :
41
Lastpage :
44
Abstract :
The degradation of common-emitter current gain, hFE after reverse base-emitter bias (Vbe) stress has already been attracted attention, because over the period of stress the base-emitter passivation is characterized fir its susceptibility to interface trap generation. During the Vbe reverse stress a decrease of hFE is observed. In this study power SiGe heterojunction bipolar transistors from a state of the art BiCMOS technology were employed. All experiments were carried out at an ambient temperature of T= 25°C; with the collector shorted to base and a negligible collector current. First, DC experiments were performed and the time and voltage dependencies of the degradation were identified. By using a "reduced time model", presented in this study, the expected degradation after AC Vbe reverse stress is calculated. The experiments with an AC Vbe stress show a very good agreement between simulation and data. Also the experiments reveal that there is no frequency dependence of the hFE-shift. Further on it is shown that a short additional forward biasing of the base-emitter junction does not relax the degradation. However, considering AC voltages the predicted operation lifetime without any reliability risk increase by more than a decade compared to the prediction from DC voltage stress.
Keywords :
Ge-Si alloys; elemental semiconductors; heterojunction bipolar transistors; semiconductor device reliability; semiconductor diodes; 25 C; AC Vbe reverse stress; BiCMOS technology; DC device; SiGe NPN transistors reliability; SiGe heterojunction bipolar transistors; base-emitter passivation; common-emitter current gain; interface trap generation; reduced time model; reverse base-emitter bias stress; BiCMOS integrated circuits; Character generation; Degradation; Germanium silicon alloys; Heterojunction bipolar transistors; Iron; Passivation; Silicon germanium; Stress; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Reliability Workshop Final Report, 2003 IEEE International
Print_ISBN :
0-7803-8157-2
Type :
conf
DOI :
10.1109/IRWS.2003.1283297
Filename :
1283297
Link To Document :
بازگشت