Title :
Novel architecture implements a 1-GFLOP QR systolic processor
Author :
Coffey, A. ; Johnson, M. ; Jones, R.
Author_Institution :
DRA Electron. Div., Gt Malvern, UK
Abstract :
The authors consider the design, manufacture, and testing of an EPROM based DSP board, a prototype tri-port memory system and a dual port RAM module. A triangular systolic array is presented which provides a cost effective way of achieving a least squares optimising function in real time at audio rates. Its scaleability and speed renders it applicable to a large number of different linear signal processing tasks, not solely in the implementation of the heuristic processor for which it was conceived
Keywords :
EPROM; computerised signal processing; digital signal processing chips; integrated memory circuits; memory architecture; microcomputer applications; random-access storage; systolic arrays; 1 GFLOPS; DSP board; QR factorisation; audio rates; dual port RAM module; heuristic processor; linear signal processing; mapping; matrix equation; real time; scaleability; tri-port memory; triangular systolic array;
Conference_Titel :
DSP (Digital Signal Processing) in Instrumentation, IEE Colloquium on (Digest No.009)
Conference_Location :
London