DocumentCode :
2768832
Title :
New Schemes in Clustered VLIW Processors Applied to Turbo Decoding
Author :
Ituero, Pablo ; López-Vallejo, Marisa
Author_Institution :
ETSI Telecomunicacion (UPM) Ciudad Universitaria, Madrid, Spain
fYear :
2006
fDate :
Sept. 2006
Firstpage :
291
Lastpage :
296
Abstract :
State-of-the-art communication standards make extensive use of Turbo codes. The complex and power consuming designs that currently implement the turbo decoder expose the need for innovative solutions. In recent years the area of application specific processors has attracted the attention of the research community and important advances have been made possible. This work introduces an ASIP architecture for SISO Turbo decoding based on a dual-clustered VLIW processor. The machine deals with instructions of up to 21 operands in an innovative way, the fetching and asserting of data is serialized and the addressing is automatized and transparent for the programmer. An optimized architecture is achieved, flexible enough to comply with leading edge standards and adaptable to demanding hardware constraints.
Keywords :
Application specific processors; Communication standards; Decoding; Equations; Hardware; Programming profession; Signal processing algorithms; Telecommunication standards; Turbo codes; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2006. ASAP '06. International Conference on
Conference_Location :
Steamboat Springs, CO
ISSN :
2160-0511
Print_ISBN :
0-7695-2682-9
Type :
conf
DOI :
10.1109/ASAP.2006.48
Filename :
4019531
Link To Document :
بازگشت