DocumentCode :
2774607
Title :
Very fast methodology for the simulation of CMOS combinatorial circuits including noise
Author :
Loeckx, Johan ; Gielen, Georges
Author_Institution :
MICAS/ESAT, K.U.Leuven Univ., Leuven
fYear :
2008
fDate :
8-12 Sept. 2008
Firstpage :
1
Lastpage :
4
Abstract :
The noise immunity of digital CMOS designs is considered as one of the reasons for its huge success. However, low power design has become necessary to cope with the power demand and shrinking device sizes. At the same time, the electromagnetic compatibility requirements have become more and more stringent, with the result that Electromagnetic Interference (EMI) can be considered as a serious noise source for future digital designs. In this paper, the effects of EMI on digital combinational logic is discussed, and a model for the immunity of digital circuits is proposed.
Keywords :
CMOS logic circuits; combinational circuits; electromagnetic interference; integrated circuit modelling; integrated circuit noise; CMOS combinatorial circuits; EMI; circuit noise; digital CMOS designs; digital combinational logic; electromagnetic compatibility; electromagnetic interference; power demand; shrinking device size; CMOS digital integrated circuits; Circuit noise; Circuit simulation; Digital circuits; Digital systems; Electromagnetic compatibility; Electromagnetic compatibility and interference; Electromagnetic interference; Immunity testing; Power system reliability; CMOS; Digital simulation; Electromagnetic Compatibility; Immunity; Signal Integrity; noise simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility - EMC Europe, 2008 International Symposium on
Conference_Location :
Hamburg
Print_ISBN :
978-1-4244-2737-6
Electronic_ISBN :
978-1-4244-2737-6
Type :
conf
DOI :
10.1109/EMCEUROPE.2008.4786889
Filename :
4786889
Link To Document :
بازگشت