DocumentCode :
2774814
Title :
Exact wiring fault minimization via comprehensive layout synthesis for CMOS logic cells
Author :
Iizuka, Tetsuya ; Ikeda, Makoto ; Asada, Kunihiro
Author_Institution :
Dept. of Electron. Eng., Univ. of Tokyo, Japan
fYear :
2004
fDate :
2004
Firstpage :
377
Lastpage :
380
Abstract :
This paper proposes an exact cell layout synthesis technique to minimize the probability of wiring faults due to spot defects. We modeled the probability of faults on intra-cell routings with considering the spot defects size distribution and the end effect of critical areas. By using the model as a cost function, we comprehensively generate the minimum width layout of CMOS logic cells and select the optimum layouts. Experimental results show that our technique reduces about 15% of the fault probabilities compared with the wire-length-minimum layouts for CMOS logic circuits which have up to 14 transistors.
Keywords :
CMOS logic circuits; circuit optimisation; design for manufacture; integrated circuit layout; integrated circuit modelling; logic design; CMOS logic cells; DFM; cost function model; intra-cell routings; layout synthesis; minimum width layout; spot defects size distribution; wiring fault probability minimization; CMOS logic circuits; Circuit faults; Design for manufacture; Electrical capacitance tomography; Integrated circuit synthesis; Minimization; Routing; Semiconductor device modeling; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2004. Proceedings. 5th International Symposium on
Print_ISBN :
0-7695-2093-6
Type :
conf
DOI :
10.1109/ISQED.2004.1283703
Filename :
1283703
Link To Document :
بازگشت