Title :
Cost model analysis of DFT based fault tolerant SOC designs
Author :
Sundararaman, Karthik ; Upadhyaya, Shambhu ; Margala, Martin
Author_Institution :
Dept. of Comput. Sci. & Eng., State Univ. of New York, USA
Abstract :
A lot of emphasis has been placed on the test cost of chips and a variety of models have been proposed in the literature. However they do not include the fault tolerance consideration. Existing models are incomplete by the fact that most do not take into account the costs involved once the chip reaches the market. This paper addresses these limitations by introducing the cost model for a fault tolerant system taking into account the reliability factor of a system. This model can help designers analyze the need for a fault tolerant system and its feasibility in the industry. This paper models the costs involved during the life cycle of a chip. Two case studies using the proposed model are presented in order to substantiate the need to put fault tolerant designs into chips.
Keywords :
design for testability; fault tolerance; integrated circuit design; integrated circuit economics; integrated circuit modelling; integrated circuit reliability; integrated circuit testing; life cycle costing; system-on-chip; DFT based fault tolerant design; SOC; chip life cycle; chip test cost; cost model analysis; fault tolerance; system reliability factor; Atmospheric modeling; Automatic testing; Computer science; Costs; Design for testability; Equations; Fault tolerance; Fault tolerant systems; Life testing; Predictive models;
Conference_Titel :
Quality Electronic Design, 2004. Proceedings. 5th International Symposium on
Print_ISBN :
0-7695-2093-6
DOI :
10.1109/ISQED.2004.1283717