DocumentCode :
2775192
Title :
An adaptive path delay fault diagnosis methodology [logic IC testing]
Author :
Padmanaban, Saravanan ; Tragoudas, Spyros
Author_Institution :
CSEE Dept., Maryland Univ., Baltimore, MD, USA
fYear :
2004
fDate :
2004
Firstpage :
491
Lastpage :
496
Abstract :
A framework to adaptively perform delay fault diagnosis is introduced. We propose a methodology to perform diagnosis taking into account the effect of test vectors on the propagation delay along a path. An ATPG capable of generating test vectors that cannot be invalidated due to process variations in the submicron technology is used for diagnosis purposes. The proposed framework also has the ability to generate tests that can take care of delay faults induced by noise. Experimental results on the ISCAS´85 benchmarks shows the effectiveness of the proposed technique.
Keywords :
automatic test pattern generation; fault diagnosis; integrated circuit noise; integrated circuit testing; logic testing; ATPG; adaptive path delay fault diagnosis; diagnostic resolution; noise induced delay faults; path propagation delay; pattern dependence; process variations; test vector effects; Circuit faults; Circuit noise; Circuit testing; Crosstalk; Delay effects; Fault diagnosis; Integrated circuit testing; Performance evaluation; Propagation delay; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2004. Proceedings. 5th International Symposium on
Print_ISBN :
0-7695-2093-6
Type :
conf
DOI :
10.1109/ISQED.2004.1283721
Filename :
1283721
Link To Document :
بازگشت