Title :
High-performance implementation of in-network traffic pacing
Author :
Hanay, Y. Sinan ; Dwaraki, Abhishek ; Wolf, Tilman
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Massachusetts, Amherst, MA, USA
Abstract :
Optical packet switching networks promise to provide high-speed data communication and serve as the foundation of the future Internet. A key technological problem is the very small size of packet buffers that can be implemented in the optical domain. Existing protocols, for example the transmission control protocol, do not perform well in such small-buffer networks. To address this problem, we have proposed techniques for actively pacing traffic to ensure that traffic bursts are reduced or eliminated and thus do not cause packet losses in routers with small buffers. In this paper, we present the design and prototype of a hardware implementation of a packet pacing system based on the NetFPGA system. Our results show that traffic pacing can be implemented with few hardware resources and without reducing system throughput. Therefore, we believe traffic pacing can be deployed widely to improve the operation of current and future networks.
Keywords :
Internet; data communication; field programmable gate arrays; optical burst switching; packet switching; routing protocols; telecommunication traffic; Internet; NetFPGA system; data communication; in-network traffic pacing; optical packet switching networks; packet losses; packet pacing system; protocols; routers; small buffer networks; traffic pacing; Degradation; field-programmable gate array; prototyp; small-buffer network; traffic burstiness; traffic pacing;
Conference_Titel :
High Performance Switching and Routing (HPSR), 2011 IEEE 12th International Conference on
Conference_Location :
Cartagena
Print_ISBN :
978-1-4244-8454-6
Electronic_ISBN :
978-1-4244-8455-3
DOI :
10.1109/HPSR.2011.5985997