DocumentCode :
2779003
Title :
A multithreading architecture for low power processors
Author :
Stoian, Marius ; Stefan, Gheorghe
Author_Institution :
Bucharest Univ.
Volume :
2
fYear :
2005
fDate :
5-5 Oct. 2005
Firstpage :
387
Abstract :
In this paper a multithreading architecture is proposed as a solution for the computing that has to be done using very limited power resources. The proposed structure supports four threads, all threads being available for the user computation. Using a multithreading architecture the power consumption is decreased considerably by removing the resources for speculation and ILP extraction. Reducing the die area as much as possible the cell´s internal power is reduced. Increasing the degree of utilization of the available hardware resources the net´s switching power is considerably reduced. We will show how a multithreading architecture can achieve these two goals without any decreasing in computing performance
Keywords :
low-power electronics; multi-threading; multiprocessing systems; parallel architectures; ILP extraction; cell internal power; instruction level parallelism extraction; low power processors; multithreading architecture; power consumption; Circuits; Clocks; Computer architecture; Energy consumption; Frequency; Hardware; Java; Multithreading; Switches; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Conference, 2005. CAS 2005 Proceedings. 2005 International
Conference_Location :
Sinaia
Print_ISBN :
0-7803-9214-0
Type :
conf
DOI :
10.1109/SMICND.2005.1558807
Filename :
1558807
Link To Document :
بازگشت