Title :
Interfacing VHDL performance models to algorithm partitioning tools
Author :
Balasubramanian, Priya ; Gray, F.G.
Author_Institution :
Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
Abstract :
Performance modeling is widely used to efficiently and rapidly assess the ability of multiprocessor architectures to effectively execute a given algorithm. In a typical design environment, VHDL performance models of hardware components are interconnected to form structural models of the large multiprocessor architectures. Algorithm features are described in application specific tools. Other automated tools partition the software among the various processors. Performance models evaluate the system performance. Several iterations may be needed before a suitable configuration is obtained. This paper describes a set of tools that directly interface the VHDL performance models to the algorithm partitioning tools which will significant reduce the time and effort needed to prepare the various models. A methodology that integrates several commercial tools is provided
Keywords :
hardware description languages; multiprocessing systems; parallel architectures; performance evaluation; VHDL performance models; algorithm partitioning tools; multiprocessor architectures; Algorithm design and analysis; Application software; Computer architecture; Data mining; Hardware; Libraries; Packaging; Partitioning algorithms; Prototypes; Signal processing algorithms;
Conference_Titel :
Southeastcon '97. Engineering new New Century., Proceedings. IEEE
Conference_Location :
Blacksburg, VA
Print_ISBN :
0-7803-3844-8
DOI :
10.1109/SECON.1997.598605