DocumentCode :
2783107
Title :
On the design of a self-reconfigurable SoPC cryptographic engine
Author :
Kwok, Tyrone Tai-On ; Kwok, Yu-Kwong
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ., China
fYear :
2004
fDate :
23-24 March 2004
Firstpage :
876
Lastpage :
881
Abstract :
We present a SoPC (system-on-a-programmable-chip) embedded system featuring self-reconfigurable capability. It addresses the factors that limit the system performance when FPGAs are used to implement various encryption algorithms dynamically. The limiting factors are the data transfer rate between the host and the FPGA, and the reconfiguration latency. The results generated by the cryptographic engine reported show that in order to attain optimal performance, it is crucial to floor-plan the reconfigurable part of the FPGA.
Keywords :
cryptography; embedded systems; field programmable gate arrays; hardware-software codesign; reconfigurable architectures; system-on-chip; FPGA; ICAP; SoPC; cryptographic engine; data transfer rate; dynamic self-reconfiguration; embedded system; encryption algorithm; system performance; system-on-a-programmable-chip; Acceleration; Cryptography; Data communication; Embedded system; Field programmable gate arrays; Hardware; Microprocessors; Performance gain; Runtime; Search engines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Distributed Computing Systems Workshops, 2004. Proceedings. 24th International Conference on
Print_ISBN :
0-7695-2087-1
Type :
conf
DOI :
10.1109/ICDCSW.2004.1284136
Filename :
1284136
Link To Document :
بازگشت