Title :
A simple and efficient VLSI sorting architecture
Author :
Yanjun Zhang ; Zheng, S.Q.
Author_Institution :
Dept. of Comput. Sci. & Eng., Southern Methodist Univ., Dallas, TX, USA
Abstract :
We have proposed a special-purpose VLSI architecture based on a new parallel sorting algorithm, the MM-SORT. The main ingredients of our design are three types of simple systolic structures: linear arrays, a sorting network and a complete binary tree, all operating in pipelined fashion. The basic processing elements are special storage cells, comparator/register pairs or ANDer/register pairs, and the interconnection degree of each processing element is bounded by a small constant. Due to the simplicity and regularity of this design, the proposed architecture is very suitable for VLSI implementation, and easy to be expanded
Keywords :
VLSI; integrated circuit design; parallel algorithms; pipeline processing; sorting; systolic arrays; trees (mathematics); ANDer/register pairs; MM-SORT; VLSI architecture; binary tree; comparator/register pairs; hardware design; interconnection; linear arrays; parallel sorting algorithm; pipelined operation; sorting network; storage cells; systolic structures; Algorithm design and analysis; Circuits; Computer architecture; Computer science; Costs; Hardware; Parallel algorithms; Parallel architectures; Sorting; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1994., Proceedings of the 37th Midwest Symposium on
Conference_Location :
Lafayette, LA
Print_ISBN :
0-7803-2428-5
DOI :
10.1109/MWSCAS.1994.519193