DocumentCode :
2784851
Title :
On the 6T-SRAM Cells Degradation Characterization in Ultra-Scaled CMOS Technologies
Author :
Nowak, E. ; Denais, M. ; Gierczynski, N.
Author_Institution :
STMicroelectronics, Crolles
fYear :
2007
fDate :
15-19 April 2007
Firstpage :
668
Lastpage :
669
Abstract :
The large number of reliability challenges in stand-alone MOS transistors publications in last decades IRPS conferences put forward the difficulty to make high quality, low cost and reliable process transistor. A large work has been done at transistor level, and it is now interesting to verify experimentally the link between transistors degradation and circuit performance decrease. The 6T-SRAM cell has been chosen since its performances are directly impacted by negative bias temperature instability (NBTI) and hot carrier injection (HCI) degradation (Li, 2005)
Keywords :
CMOS integrated circuits; SRAM chips; hot carriers; semiconductor device reliability; 6T-SRAM cells degradation characterization; hot carrier injection degradation; negative bias temperature instability; ultra-scaled CMOS technologies; CMOS technology; Circuit optimization; Costs; Degradation; Hot carrier injection; Human computer interaction; MOSFETs; Negative bias temperature instability; Niobium compounds; Titanium compounds;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability physics symposium, 2007. proceedings. 45th annual. ieee international
Conference_Location :
Phoenix, AZ
Print_ISBN :
1-4244-0919-5
Electronic_ISBN :
1-4244-0919-5
Type :
conf
DOI :
10.1109/RELPHY.2007.369561
Filename :
4227745
Link To Document :
بازگشت