DocumentCode :
2786504
Title :
Keynote Speech: Avoiding the Memory Bottleneck through Structured Arrays
Author :
Flynn, Michael J.
Author_Institution :
Stanford University
fYear :
2007
fDate :
26-30 March 2007
Firstpage :
13
Lastpage :
14
Abstract :
Basic to parallel program speedup is dealing with memory bandwidth requirements. One solution is an architectural arrangement to stream data across multiple processing elements before storing the result in memory. This MISD type of configuration provides multiple operations per data item fetched from memory. One realization of this streamed approach uses FPGAs. We´ll discuss both the general memory problem and some results based on work at Maxeler using FPGAs for acceleration.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2007. IPDPS 2007. IEEE International
Conference_Location :
Long Beach, CA, USA
Print_ISBN :
1-4244-0910-1
Electronic_ISBN :
1-4244-0910-1
Type :
conf
DOI :
10.1109/IPDPS.2007.370204
Filename :
4227932
Link To Document :
بازگشت