DocumentCode :
2787932
Title :
An offset phase-locked loop spread spectrum clock generator for SATA III
Author :
Lin, Chin-Yu ; Chiang, Chun-Yu ; Lee, Tai-Cheng
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2010
fDate :
19-22 Sept. 2010
Firstpage :
1
Lastpage :
4
Abstract :
A spread spectrum clock generator (SSCG) based on an offset phase-locked loop (OPLL) for the Serial AT Attachment 3 (SATA-III) is presented in this paper. The SSCG can be applied to many systems due to its characteristic of spreading the energy of frequency harmonics and reducing the radiated power per unit bandwidth. In the proposed architecture, a low-frequency spread spectrum signal is synthesized by a direct digital frequency synthesizer (DDFS) and mixed with a high frequency signal to produce a higher modulated reference source. The OPLL is employed to lock its output with the modulated reference to generate the desired spread spectrum clock. This SSCG is fabricated in a 0.13-μm CMOS technology and its area is 0.7 × 0.45 mm2. It reduces main tone power by 16dB while drawing 21.16 mW from a 1.2 V supply.
Keywords :
CMOS integrated circuits; clocks; direct digital synthesis; harmonic analysis; phase locked loops; spread spectrum communication; CMOS technology; DDFS; OPLL; SATA III; SSCG; Serial AT Attachment 3; direct digital frequency synthesizer; frequency harmonics; low-frequency spread spectrum signal; modulated reference source; offset phase-locked loop spread spectrum clock generator; power 21.16 mW; size 0.13 mum; voltage 1.2 V; Bandwidth; Clocks; Frequency modulation; Mixers; Noise; Phase frequency detector; Phase locked loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2010 IEEE
Conference_Location :
San Jose, CA
ISSN :
0886-5930
Print_ISBN :
978-1-4244-5758-8
Type :
conf
DOI :
10.1109/CICC.2010.5617414
Filename :
5617414
Link To Document :
بازگشت