Title :
A Hardware Structure of HEVC Intra Prediction
Author :
Wei Lu ; Ningmei Yu ; Jianghan Nan ; Dongfang Wang
Author_Institution :
Dept. of Electron. Eng., Xi´an Univ. of Technol., Xi´an, China
Abstract :
In this paper a parallel hardware structure of ASIC for HEVC intra prediction encoding is proposed. This structure by analyzing software algorithm, according to the characteristics of the ASIC implementation of parallelization, designs the DC, a planar, horizontal and vertical Angle prediction hardware structure of the parallel processing, and finished the calculation of SATD. A parallel prediction hardware structure is designed in order to improve the computational efficiency. SATD calculated using a set of registers in the shift and 4-2 compression method implements the pipeline of processing, greatly improving the throughput rate and computational efficiency. After logic synthesis using the SMIC0.13μm standard cell library, simulation results show that the proposed architecture of 4×4 logic gates for 29.8K, on-chip cache to 6.8 KB. At 300MHz, real-time processing 3840×2160@25fps sequence of images, extremely suit for VLSI HD encoder.
Keywords :
VLSI; computational complexity; data compression; high definition video; image sequences; logic gates; parallel processing; pipeline processing; shift registers; system-on-chip; video coding; ASIC parallel hardware structure; HEVC intra prediction encoding; SATD; SMIC standard cell library; VLSI HD encoder; computational efficiency improvement; high efficiency video coding; image sequence; logic gate; logic synthesis; on-chip cache; parallel processing; pipeline processing; size 0.13 mum; vertical Angle prediction hardware structure; video compression method; Arrays; Encoding; Hardware; Image coding; Prediction algorithms; Registers; Very large scale integration; HEVC; Intra Prediction; VLSI;
Conference_Titel :
Information Science and Control Engineering (ICISCE), 2015 2nd International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4673-6849-0
DOI :
10.1109/ICISCE.2015.129