Title :
A customized design of DRAM controller for on-chip 3D DRAM stacking
Author :
Zhang, Tao ; Wang, Kui ; Feng, Yi ; Song, Xiaodi ; Duan, Lian ; Xie, Yuan ; Cheng, Xu ; Lin, Yuan-Long
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
Abstract :
To address the “memory wall” challenge, on-chip memory stacking has been proposed as a promising solution. The stacking memory adopts three-dimensional (3D) IC technology, which leverages through-silicon-vias (TSVs) to connect layers, to dramatically reduce the access latency and improve the bandwidth without the constraint of I/O pins. To demonstrate the feasibility of 3D memory stacking, this paper introduces a customized 3D Double-Data-Rate (DDR) SDRAM controller design, which communicates with DRAM layers by TSVs. In addition, we propose a parallel access policy to further improve the performance. The 3D DDR controller is integrated in a 3D stacking System-on-Chip (SoC) architecture, where a high-bandwidth 3D DRAM chip is stacked on the top. The 3D SoC is divided into two logic layers with each having an area of 2.5 × 5.0mm2, with a 3-layer 2Gb DRAM stacking. The whole chip has been fabricated in Chartered 130nm low-power process and Tezzaron´s 3D bonding technology. The simulation result shows that the on-chip DRAM controller can run as fast as 133MHz and provide 4.25GB/s data bandwidth in a single channel and 8.5GB/s with parallel access policy.
Keywords :
DRAM chips; logic design; system-on-chip; 3D DDR controller; 3D DRAM chip; 3D IC technology; 3D SoC; 3D bonding technology; 3D memory stacking; 3D stacking system-on-chip architecture; DRAM layers; SDRAM controller design; SoC architecture; TSV; access latency; customized 3D double-data-rate; customized design; data bandwidth; logic layers; memory wall challenge; on-chip 3D DRAM stacking; on-chip memory stacking; parallel access policy; stacking memory; through-silicon-vias; Bandwidth; Computer architecture; Random access memory; Registers; Stacking; System-on-a-chip; Three dimensional displays;
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2010 IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-5758-8
DOI :
10.1109/CICC.2010.5617465