DocumentCode :
2788920
Title :
Reconfiguration of two-dimensional VLSI arrays by time-redundancy
Author :
Yurttas, Salih ; Lombardi, Fabrizio
Author_Institution :
Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
fYear :
1992
fDate :
22-24 Jan 1992
Firstpage :
210
Lastpage :
219
Abstract :
The authors present various approaches for reconfiguring two-dimensional VLSI arrays using pure time-redundancy, i.e., no spare cells are employed. This technique is based on the full processing utilization of fault free cells. The basic principles of the proposed time-redundancy technique are discussed. The first approach is based on a distributed execution of the reconfiguration process. The second is based on a more complex reconfiguration procedure which accounts for an iterative execution of the first approach. These approaches have been evaluated under multiple faults in both cells and in the switches of the provided interconnection network
Keywords :
VLSI; iterative methods; redundancy; distributed execution; fault free cells; interconnection network; iterative execution; multiple faults; reconfiguration process; time-redundancy; two-dimensional VLSI arrays; Built-in self-test; Computer science; Fault tolerance; Iterative methods; Logic arrays; Multiprocessor interconnection networks; Routing; Runtime; Switches; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wafer Scale Integration, 1992. Proceedings., [4th] International Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-8186-2482-5
Type :
conf
DOI :
10.1109/ICWSI.1992.171813
Filename :
171813
Link To Document :
بازگشت