DocumentCode :
2788956
Title :
Applying WSI methods to emitter de-interleaving
Author :
Burke, Gary R. ; Murphy, Carl ; Rarick, Leonard D.
Author_Institution :
Quilted Logic Technol., San Diego, CA, USA
fYear :
1992
fDate :
22-24 Jan 1992
Firstpage :
232
Lastpage :
239
Abstract :
Examines the application of WSI (wafer scale integration) to a computationally intensive problem-emitter de-interleaving. In the context of an electronic battlefield, both friendly and hostile RF emitters must be identified and sorted. This formidable task is expected to require a computer power of 7 Gb/s. A reconfigurable WSI technique quilted logic array is used to map this problem onto a wafer. In this approach, an array of several hundred processors is used to solve the emitter de-interleaving problem. The form of the panels may be optimized for the particular application with processors, memory, or floating point functional units. Flexible interconnections allows varying numbers of processor panels to be applied to the signal processing functions. It is shown how the emitter de-interleaving problem can be solved using one 6-in wafer
Keywords :
VLSI; digital signal processing chips; electronic warfare; logic arrays; 7 Gbit/s; RF emitters; WSI methods; computationally intensive problem; computer power; electronic battlefield; emitter de-interleaving; floating point functional units; quilted logic array; reconfigurable WSI technique; signal processing functions; Electronic countermeasures; Frequency; Logic; Military computing; Pressing; Radiofrequency identification; Sensor phenomena and characterization; Sensor systems; Signal processing; Space vector pulse width modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wafer Scale Integration, 1992. Proceedings., [4th] International Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-8186-2482-5
Type :
conf
DOI :
10.1109/ICWSI.1992.171815
Filename :
171815
Link To Document :
بازگشت