Title :
Impact of systematic spatial intra-chip gate length variability on performance of high-speed digital circuits
Author :
Orshansky, M. ; Milor, L. ; Pinhong Chen ; Keutzer, K. ; Chenming Hu
Author_Institution :
California Univ., Berkeley, CA, USA
Abstract :
Using data collected from an actual state-of-the-art fabrication facility, we conducted a comprehensive characterization of an advanced 0.18 /spl mu/m CMOS process. The measured data revealed significant systematic, rather than random, spatial intra-chip variability of MOS gate length, leading to large circuit path delay variation. The critical path value of a combinational logic block varies by as much as 17%, and the global skew is increased by 8%. Thus, a significant timing error (/spl sim/25%) and performance loss takes place if variability is not properly addressed. We derive a model, which allows estimating performance degradation for the given circuit and process parameters. Analysis shows that the spatial, rather than proximity-dependent, systematic Lgate variability is the main cause of large circuit speed degradation. The degradation is worse for the circuits with a larger number of critical paths and shorter average logic depth. We propose a location-dependent timing analysis methodology that allows to mitigate the detrimental effects of Lgate variability, and developed a tool linking the layout-dependent spatial information to circuit analysis. We discuss the details of the practical implementation of the methodology, and provide the guidelines for managing the design complexity.
Keywords :
CMOS integrated circuits; circuit complexity; circuit layout CAD; delays; timing; CMOS process; circuit analysis; circuit path delay variation; combinational logic block; design complexity; high-speed digital circuits performance; location-dependent timing analysis; performance degradation; spatial intra-chip variability; systematic spatial intra-chip gate length variability; timing error; CMOS logic circuits; CMOS process; Degradation; Delay; Fabrication; Information analysis; Length measurement; Logic circuits; Performance loss; Timing;
Conference_Titel :
Computer Aided Design, 2000. ICCAD-2000. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-7803-6445-7
DOI :
10.1109/ICCAD.2000.896452