DocumentCode :
2791029
Title :
A 6Gb/s receiver with discrete-time based channel filtering for wireline FDM communications
Author :
Takeya, Tsutomu ; Sunaga, Kazuhisa ; Yamaguchi, Koichi ; Sugita, Hideyuki ; Yoshida, Yoichi ; Mizuno, Masayuki ; Kuroda, Tadahiro
Author_Institution :
Keio Univ., Yokohama, Japan
fYear :
2010
fDate :
19-22 Sept. 2010
Firstpage :
1
Lastpage :
4
Abstract :
We present a 6Gb/s wireline receiver having Frequency Division Multiplexing (FDM) with four frequency sub-channels. Its 6GS/s discrete-time filter consumes less power than a conventional filter which requires the same number of high-speed analog mixers as sub-channels and provides channel filtering of FDM signals that contain four 1.5GSymbol/s data. Improved I/Q-based phase detection using only in-phase amplitude makes possible low-power symbol-rate clock recovery. The FDM receiver fabricated in 90nm CMOS process achieves BER<;10-12 over a 25cm low-ε; channel, while consuming 250mW from a 1.4V supply.
Keywords :
CMOS integrated circuits; carrier transmission on power lines; discrete time filters; frequency division multiplexing; mixers (circuits); multiplexing equipment; receivers; CMOS process; discrete time based channel filtering; discrete time filter; frequency division multiplexing; power 250 mW; receiver; size 90 nm; voltage 1.4 V; wireline FDM communication; Clocks; Finite impulse response filter; Frequency division multiplexing; Phase detection; Receivers; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2010 IEEE
Conference_Location :
San Jose, CA
ISSN :
0886-5930
Print_ISBN :
978-1-4244-5758-8
Type :
conf
DOI :
10.1109/CICC.2010.5617600
Filename :
5617600
Link To Document :
بازگشت