DocumentCode :
2791204
Title :
Stochastic wire-length and delay distributions of 3-dimensional circuits
Author :
Rongtian Zhang ; Roy, K. ; Cheng-Kok Koh ; Janes, D.B.
Author_Institution :
Dept. of Electr. Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2000
fDate :
5-9 Nov. 2000
Firstpage :
208
Lastpage :
213
Abstract :
3-D technology promises higher integration density and lower interconnection complexity and delay. At present, however, not much work on circuit applications has been done due to lack of insight into 3-D circuit architecture and performance. In this paper, we investigate the interconnect distributions of 3-D circuits. We divide the 3-D interconnects into horizontal wires and vertical wires and derive their wire-length distributions, respectively. Based on the stochastic wire-length distributions, we calculate 3-D circuit interconnect delay distribution. We show that 3-D structures effectively reduce the number of long delay nets, significantly reduce the number of repeaters needed, and dramatically improve the performance. With 3-D structures, a circuit can work at a much higher clock rate (double, even triple) than with 2-D. However, we also show that the impacts of vertical wires on chip area and interconnect delay may limit the number of device layers that we can integrate.
Keywords :
circuit layout CAD; computational complexity; delays; 3-dimensional circuits; delay distributions; horizontal wires; integration density; interconnection complexity; stochastic wire-length; vertical wires; Clocks; Delay effects; Integrated circuit interconnections; Integrated circuit technology; Logic circuits; Repeaters; Stochastic processes; Very large scale integration; Wires; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2000. ICCAD-2000. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-6445-7
Type :
conf
DOI :
10.1109/ICCAD.2000.896476
Filename :
896476
Link To Document :
بازگشت