Title :
SEE-Hardened-by-Design Area-Efficient SRAMs
Author :
Lam, Duncan Yu ; Lan, James ; Mcmurchie, Larry ; Sechen, Carl
Author_Institution :
Dept. of Electr. Eng., Washington Univ., Seattle, WA
Abstract :
With the advent of error detection and correction (EDAC) schemes for SRAMs, the reliability of SRAMs in radiation environments has improved. However, there are several problems that still need to be addressed. In particular, single-event-transient (SET) hardening of peripheral circuitry, including row and column decoders, sense amplifiers, as well as the EDAC circuitry itself, has not been adequately addressed. We have designed a self-scrubbing, multi-bank SRAM with EDAC that corrects single-bit errors without redundancy in the memory cells, with no downtime. Access times are only a single gate delay more than an unhardened SRAM. Furthermore, the peripheral circuitry is hardened with respect to single-event transients. The area overhead for this SET hardening is a constant, independent of the number of bits in the SRAM. We have designed SRAMs based on three different types of memory cells: 1) the six-transistor (6T) SRAM cell, 2) a one-transistor, one-capacitor (1T1C) DRAM cell, and 3) a single (edgeless) transistor (1T) DRAM cell. We have demonstrated that the soft-error rate for our memories is well under 10-10 errors per bit per day, for all three types of memory cells. The area per memory cell is about 3times smaller for the 1T1C compared to the 6T, while the area per memory cell is about 2times smaller for the 1T versus the 6T. All three designs employ minimum area memory cells
Keywords :
DRAM chips; SRAM chips; error correction; error detection; radiation hardening (electronics); 1T DRAM cell; 1T1C DRAM cell; 6T SRAM cell; EDAC; SET hardening; error detection and correction; memory cells; one-transistor, one-capacitor DRAM cell; peripheral circuitry; single gate delay; single transistor DRAM cell; single-event-transient hardening; six-transistor SRAM cell; soft-error rate; Clocks; Combinational circuits; Delay; Error analysis; Error correction; Frequency; Logic design; Logic gates; Radiation hardening; Random access memory;
Conference_Titel :
Aerospace Conference, 2005 IEEE
Conference_Location :
Big Sky, MT
Print_ISBN :
0-7803-8870-4
DOI :
10.1109/AERO.2005.1559543