DocumentCode :
2793293
Title :
Systolic arrays for DFT computation-design and evaluation
Author :
Abdelrazik, M.B.E. ; Krikelis, A.
Author_Institution :
Dept. of Electr. Eng. & Electron., Brunel Univ., Uxbridge, UK
fYear :
1990
fDate :
12-14 Aug 1990
Firstpage :
247
Abstract :
A description is given of four systolic array designs for the computation of the DFT (discrete Fourier transform). The designs are simple, modular, expandable and characterized by high performance. The designs are representative cases of larger system families which can be structured by altering the ways that the input data and weight streams are becoming available to the processing cells. In accordance with the requirements of cost-effective silicon implementation and aims of systolic designs, only a very small number of different type cells is used, which because of their simplicity allow a high degree of system integration
Keywords :
computerised signal processing; fast Fourier transforms; systolic arrays; DFT computation; discrete Fourier transform; input data; system integration; systolic array designs; weight streams; Computer architecture; Costs; Distributed computing; Distributed processing; Matrix decomposition; Microelectronics; Signal processing algorithms; Systolic arrays; Ultra large scale integration; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1990., Proceedings of the 33rd Midwest Symposium on
Conference_Location :
Calgary, Alta.
Print_ISBN :
0-7803-0081-5
Type :
conf
DOI :
10.1109/MWSCAS.1990.140698
Filename :
140698
Link To Document :
بازگشت