Title :
An advanced minimization technique for multiple valued multiple output logic expressions using LUT and realization using current mode CMOS
Author :
Shahriar, Sumon ; Mustafa, A.R. ; Ahmed, Chowdhury Farhan ; Ferdaus, A.A. ; Zaheduzzaman, A.N.M. ; Anwar, Shahed ; Babu, Hafiz M D Hasan
Author_Institution :
Dhaka Univ., Bangladesh
fDate :
30 Aug.-3 Sept. 2005
Abstract :
We proposed an advanced minimization method for multiple valued multiple output functions in this paper. We extracted the shared sub functions with a proposed heuristic method to pair the functions. New minimization approach for multiple valued functions has also been proposed where we used Kleenean coefficients and we used LUT to reduce the complexity as well. Our minimization method reduces the number of implicants significantly. The realization of the minimized circuits has also been shown using current mode CMOS.
Keywords :
CMOS logic circuits; logic design; minimisation of switching nets; multivalued logic circuits; CMOS; Kleenean coefficient; LUT; heuristic method; logic expression; minimization method; multiple valued multiple output function; Asia; CMOS logic circuits; Cost function; DH-HEMTs; Input variables; Logic design; Minimization methods; Programmable logic arrays; Semiconductor devices; Table lookup;
Conference_Titel :
Digital System Design, 2005. Proceedings. 8th Euromicro Conference on
Print_ISBN :
0-7695-2433-8
DOI :
10.1109/DSD.2005.13