DocumentCode :
2796129
Title :
Optimization of a bus-based test data transportation mechanism in system-on-chip
Author :
Larsson, Anders ; Larsson, Erik ; Eles, Petru ; Peng, Zebo
Author_Institution :
Embedded Syst. Lab., Linkoping Univ., Sweden
fYear :
2005
fDate :
30 Aug.-3 Sept. 2005
Firstpage :
403
Lastpage :
409
Abstract :
The increasing amount of test data needed to test SOC (system-on-chip) entails efficient design of the TAM (test access mechanism), which is used to transport test data inside the chip. Having a powerful TAM shorten the test time, but it costs large silicon area to implement it. Hence, it is important to have an efficient TAM with minimal required hardware overhead. We propose a technique that makes use of the existing bus structure with additional buffers inserted at each core to allow test application to the cores and test data transportation over the bus to be performed asynchronously. The non-synchronization of test data transportation and test application makes it possible to perform concurrent testing of cores while test data is transported in a sequence. We have implemented a Tabu search based technique to optimize our test architecture, and the experimental results indicate that it produces high quality results at low computational cost.
Keywords :
logic testing; optimisation; search problems; system buses; system-on-chip; TAM design; Tabu search; bus-based test data transportation mechanism; concurrent testing; system-on-chip testing; test access mechanism; Computer architecture; Design optimization; Embedded system; Packaging; Road transportation; Sequential analysis; Size control; System testing; System-on-a-chip; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2005. Proceedings. 8th Euromicro Conference on
Print_ISBN :
0-7695-2433-8
Type :
conf
DOI :
10.1109/DSD.2005.59
Filename :
1559833
Link To Document :
بازگشت