DocumentCode :
2796190
Title :
Decomposition of multi-output functions for CPLDs
Author :
Kania, Dariusz ; Milik, Adam ; Kulisz, Józef
Author_Institution :
Inst. of Electron., Silesian Univ. of Technol., Gliwice, Poland
fYear :
2005
fDate :
30 Aug.-3 Sept. 2005
Firstpage :
442
Lastpage :
449
Abstract :
A paper presents decomposition method dedicated for PAL based CPLDs. Non-standard usage of decomposition, that leads to minimization of area in implemented circuit and reduction of used logic blocks in programmable structure is the aim of proposed method. Each decomposition step (bound set selection, graph colouring, column pattern coding, etc) is oriented for implementation in PAL-based structure that characterized by PAL-based logic block. Proposed decomposition method is an extension of classical approach commonly thought to be sufficiently efficient. Experiments that were carried out on typical benchmarks show significant area reduction.
Keywords :
graph colouring; high level synthesis; logic circuits; minimisation of switching nets; programmable logic arrays; PAL based CPLD; bound set selection; circuit logic block reduction; column pattern coding; graph colouring; minimization; multioutput function decomposition method; progammable logic synthesis; Circuit synthesis; Encoding; Field programmable gate arrays; Logic circuits; Logic design; Logic devices; Minimization methods; Partitioning algorithms; Programmable logic arrays; Programmable logic devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2005. Proceedings. 8th Euromicro Conference on
Print_ISBN :
0-7695-2433-8
Type :
conf
DOI :
10.1109/DSD.2005.29
Filename :
1559838
Link To Document :
بازگشت