DocumentCode :
279747
Title :
High performance data acquisition systems
Author :
McManus, I.D.
Author_Institution :
Analog Devices Marketing Ltd., Walton-on-Thames, UK
fYear :
1990
fDate :
32904
Firstpage :
42370
Lastpage :
42373
Abstract :
The author describes the specific considerations which apply in respect of achieving a viable architecture for enabling the proper acquisition of data with frequency components in excess of 100 KHz, using hardware designed to interface with the PC bus. Allied to the above are issues relating to aspects of triggering techniques aimed at maximising the capture of relevant data, and thereby minimising the need for complex data reduction algorithms operating on an excess of raw data. The theme is developed to describe means of acquiring data in an essentially simultaneous manner from multiple channels. Ways are described in which a large subset of the above techniques and circuitry is applied to another form of high performance data acquisition, in this case characterised by high (16-bit) resolution at still moderately high speed (50-KHz)
Keywords :
data acquisition; data reduction; microcomputer applications; 100 kHz; 50 kHz; data acquisition; data reduction algorithms; microcomputer; multiple channels; triggering;
fLanguage :
English
Publisher :
iet
Conference_Titel :
PC-Based Instrumentation, IEE Colloquium on
Conference_Location :
London
Type :
conf
Filename :
189779
Link To Document :
بازگشت