DocumentCode :
2797917
Title :
Interconnect strategy in deep-submicron DRAM technology
Author :
Wee, JaeKyung ; Si-Hong Kim ; Park, Yong-Jae ; Se-Jun Kim ; Chung, Jin-Yong
Author_Institution :
Hyundai Electron. Ind., Kyungki, South Korea
fYear :
2000
fDate :
2000
Firstpage :
345
Lastpage :
348
Abstract :
This paper discusses the interconnect-related issues and general approaches in deep submicron technology. First, issues on interconnect library generation including simulations and measurements are discussed. Second, issues related to library-generating tools, which include parasitics extracting tools for early design stage and post-design stage, are analyzed. Third, issues are focused on design automation including chip floorplanner, interconnect-buffer optimizer, interconnect routing optimizer and so on. Finally we discuss our approach in DRAM technology. These interconnect-related items are relevant to chip families such as memory and logic device owing to hierarchical design concept, performance, cost, design-turn around times and so on
Keywords :
DRAM chips; VLSI; circuit CAD; integrated circuit design; integrated circuit interconnections; logic CAD; network routing; software libraries; chip floorplanner; deep-submicron DRAM technology; design automation; design-turn around times; early design stage; hierarchical design concept; interconnect library generation; interconnect routing optimizer; interconnect strategy; interconnect-buffer optimizer; library-generating tools; parasitics extracting tools; post-design stage; Capacitance; Data mining; Design automation; Design optimization; Frequency; Integrated circuit interconnections; Libraries; Random access memory; Semiconductor process modeling; Solid modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASICs, 2000. AP-ASIC 2000. Proceedings of the Second IEEE Asia Pacific Conference on
Conference_Location :
Cheju
Print_ISBN :
0-7803-6470-8
Type :
conf
DOI :
10.1109/APASIC.2000.896979
Filename :
896979
Link To Document :
بازگشت