Title :
Improvement of gate dielectric reliability for p/sup +/ poly MOS devices using remote PECVD top nitride deposition on thin gate oxides
Author :
Wu, Yider ; Lucovsky, Gerald ; Massoud, H.Z.
Author_Institution :
Dept. of Electr. & Comput. Eng., North Carolina State Univ., Raleigh, NC, USA
fDate :
March 31 1998-April 2 1998
Abstract :
Dual layer dielectrics have been formed by remote PECVD of ultra-thin (0.4/spl sim/1.2 nm) nitrides on thin thermal oxides grown on n-type Si(100) substrates. Activation of boron-implanted p/sup +/ polycrystalline silicon gate electrodes was accomplished by a high temperature anneal for 1/spl sim/4 minutes at 1000/spl deg/C. Boron penetration through the dielectric film to the n-type substrate was investigated by performing a quasi-static C-V analysis and monitoring the flatband voltage shift. Boron penetration was effectively stopped by a 0.8 nm nitride film, and partially stopped by a 0.4 nm nitride film. In addition, the charge to breakdown as monitored by the Q/sub bd/ value to 50% cumulative failure was highest for the device with the 0.8 nm top nitride, and decreased significantly in the thermal oxide. However, there were essentially no differences in the mid-gap interface state densities, D/sub it/, between oxide and nitride/oxide gate dielectric structures with Al gate. It is concluded that the 0.8 nm of plasma nitride was sufficient to block boron atom out-diffusion from a heavily implanted p/sup +/ poly-Si gate electrode under the conditions of an aggressive implant activation anneal to improve the dielectric reliability.
Keywords :
CMOS integrated circuits; MOS capacitors; MOSFET; annealing; dielectric thin films; diffusion; doping profiles; electronic density of states; elemental semiconductors; integrated circuit reliability; integrated circuit testing; interface states; nitridation; plasma CVD; silicon; 0.4 to 1.2 nm; 0.8 nm; 1 to 4 min; 1000 C; Al gate; Al-Si/sub 3/N/sub 4/-SiO/sub 2/-Si; CMOS technology; MOS capacitors; MOSFET; Si; boron atom out-diffusion; boron penetration; boron-implanted p/sup +/ polycrystalline silicon gate electrode activation; boron-implanted p/sup +/ polycrystalline silicon gate electrodes; charge to breakdown; cumulative failure; dielectric film; dielectric reliability; dual layer dielectrics; flatband voltage shift; gate dielectric reliability; heavily implanted p/sup +/ poly-Si gate electrode; high temperature anneal; implant activation anneal; mid-gap interface state densities; n-type Si(100) substrates; n-type substrate; nitride film thickness; nitride/oxide gate dielectric structures; oxide gate dielectric structures; p/sup +/ poly MOS devices; plasma nitride; quasi-static C-V analysis; remote PECVD; remote PECVD top nitride deposition; thin gate oxides; thin thermal oxides; ultra-thin nitrides; Annealing; Boron; Capacitance-voltage characteristics; Condition monitoring; Dielectric films; Dielectric substrates; Electrodes; Performance analysis; Plasma temperature; Silicon;
Conference_Titel :
Reliability Physics Symposium Proceedings, 1998. 36th Annual. 1998 IEEE International
Conference_Location :
Reno, NV, USA
Print_ISBN :
0-7803-4400-6
DOI :
10.1109/RELPHY.1998.670446