DocumentCode :
2799117
Title :
Test Scheduling for Multicore SoCs with Dynamic Voltage Scaling and Multiple Voltage Islands
Author :
Kavousianos, Xrysovalantis ; Chakrabarty, Krishnendu ; Jain, Arvind ; Parekhji, Rubin
Author_Institution :
Dept. Comput. Sci., Univ. of Ioannina, Ioannina, Greece
fYear :
2011
fDate :
20-23 Nov. 2011
Firstpage :
33
Lastpage :
39
Abstract :
In order to provide high performance with low power consumption, modern multicore chips employ dynamic voltage scaling and voltage islands that operate at multiple power-supply voltage settings. Effective defect screening for the embedded cores in such multicore chips requires test application at their different operating voltages, which leads to higher test time and test cost. We propose a fast heuristic test scheduling technique for multicore chips that minimize the testing time when each core is tested at multiple voltage settings as well as if it is tested for state retention when the core switches between two voltage levels. Experimental results for two test-case SOCs from industry highlight the effectiveness of the proposed method.
Keywords :
integrated circuit testing; scheduling; system-on-chip; dynamic voltage scaling; effective defect screening; embedded cores; fast heuristic test scheduling technique; low power consumption; multicore SoC chips; multiple power-supply voltage settings; multiple voltage islanding; test scheduling; Dynamic voltage scaling; Job shop scheduling; Multicore processing; Schedules; Strontium; System-on-a-chip; Testing; SoC testing; dynamic voltage scaling; test scheduling; voltage islands;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
ISSN :
1081-7735
Print_ISBN :
978-1-4577-1984-4
Type :
conf
DOI :
10.1109/ATS.2011.53
Filename :
6114510
Link To Document :
بازگشت