• DocumentCode
    2799231
  • Title

    Adaptation of Standard RT Level BIST Architectures for System Level Communication Testing

  • Author

    Nemati, Nastaran ; Navabi, Zainalabedin

  • Author_Institution
    Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
  • fYear
    2011
  • fDate
    20-23 Nov. 2011
  • Firstpage
    72
  • Lastpage
    77
  • Abstract
    Test and testability are essential concerns for design in any abstraction level, and are even more challenging for high level designs. Because of complexity of today´s designs, design at ESL (electronic system level) using transaction level modeling (TLM) has become a focal point of today´s system level designers. However, there are no standard test methods or conventions proposed for this level of abstraction. Built-In Self-Test is a conventional DFT method, well defined in gate level and RT level. In this work by inspiration from the standard RTL BIST architectures, and finding similarities in TLM-2 designs and the RTL designs being tested by standard RTL BISTs, a number of TLM-2 BIST architectures are proposed. The overhead of inserting these BISTs in the original design is calculated.
  • Keywords
    built-in self test; design for testability; DFT method; built-in self-test; design-for-testability method; electronic system level; standard RT level BIST architecture adaptation; standard test methods; system level communication testing; transaction level modeling; Built-in self-test; Feedback loop; Registers; Sockets; Time domain analysis; Time varying systems; BIST Architecture; Reconfigurable BIST; TLM-2;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Symposium (ATS), 2011 20th Asian
  • Conference_Location
    New Delhi
  • ISSN
    1081-7735
  • Print_ISBN
    978-1-4577-1984-4
  • Type

    conf

  • DOI
    10.1109/ATS.2011.103
  • Filename
    6114516