DocumentCode :
2799255
Title :
Rewind-Support for Peak Capture Power Reduction in Launch-Off-Shift Testing
Author :
Sinanoglu, Ozgur
Author_Institution :
Comput. Eng. Dept., New York Univ., Abu Dhabi, United Arab Emirates
fYear :
2011
fDate :
20-23 Nov. 2011
Firstpage :
78
Lastpage :
83
Abstract :
Shrinking feature sizes have magnified deep sub-micron effects, resulting in integrated circuits prone to timing-related defects. Stringent test quality requirements have therefore mandated the use of at-speed testing schemes, however, excessive switching activity during the launch operation may result in yield loss. In this paper, we propose a design partitioning technique that can reduce power dissipation during launch and capture operations in the launch-off-shift (LOS) based at-speed testing scheme. As opposed to the existing partitioning techniques, the proposed low-power framework enables the re-use of a (compact and high quality) set of patterns generated by a conventional power-unaware LOS ATPG tool as is, which can be applied in a low power manner. To tackle this challenge, we derive partitioning rules as well as the non-intrusive DfT support needed, enabling the transformation of power-thriftless patterns into power-frugal ones, while retaining pattern count and test quality (fault and ancillary defect coverage) intact.
Keywords :
automatic test pattern generation; design for testability; integrated circuit testing; integrated circuit yield; low-power electronics; power aware computing; switching circuits; LOS based at-speed testing scheme; deep submicron effects; design partitioning technique; integrated circuit defects; integrated circuit yield loss; launch-off-shift based at-speed testing scheme; low-power framework; nonintrusive DfT support; pattern count; pattern generation; peak capture power reduction; power dissipation reduction; power-thriftless pattern transformation; power-unaware LOS ATPG tool; rewind-support; switching activity; test quality requirements; timing-related defects; Automatic test pattern generation; Clocks; Minimization; Partitioning algorithms; Power dissipation; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
ISSN :
1081-7735
Print_ISBN :
978-1-4577-1984-4
Type :
conf
DOI :
10.1109/ATS.2011.18
Filename :
6114517
Link To Document :
بازگشت