Title :
Effective Launch-to-Capture Power Reduction for LOS Scheme with Adjacent-Probability-Based X-Filling
Author :
Miyase, K. ; Uchinodan, Y. ; Enokimoto, K. ; Yamato, Y. ; Wen, X. ; Kajihara, S. ; Wu, F. ; Dilillo, L. ; Bosio, A. ; Girard, P. ; Virazel, A.
Author_Institution :
Kyushu Inst. of Technol., Iizuka, Japan
Abstract :
It has become necessary to reduce power during LSI testing. Particularly, during at-speed testing, excessive power consumed during the Launch-To-Capture (LTC) cycle causes serious issues that may lead to the overkill of defect-free logic ICs. Many successful test generation approaches to reduce IR-drop and/or power supply noise during LTC for the launch-off capture (LOC) scheme have previously been proposed, and several of X-filling techniques have proven especially effective. With X-filling in the launch-off shift (LOS) scheme, however, adjacent-fill (which was originally proposed for shift-in power reduction) is used frequently. In this work, we propose a novel X-filling technique for the LOS scheme, called Adjacent-Probability-based X-Filling (AP-fill), which can reduce more LTC power than adjacent-fill. We incorporate AP-fill into a post-ATPG test modification flow consisting of test relaxation and X-filling in order to avoid the fault coverage loss and the test vector count inflation. Experimental results for larger ITC´99 circuits show that the proposed AP-fill technique can achieve a higher power reduction ratio than 0-fill, 1-fill, and adjacent-fill.
Keywords :
integrated circuit testing; integrated logic circuits; large scale integration; power aware computing; AP-fill technique; IR-drop; ITC´99 circuit; LOS scheme; LSI testing; adjacent-probability-based X-filling; at-speed testing; defect-free logic IC; launch-off capture scheme; launch-off shift scheme; launch-to-capture power reduction; post-ATPG test modification flow; power supply noise; test generation approach; test vector count inflation; Circuit faults; Flip-flops; Integrated circuit modeling; Logic gates; Probability; Testing; Vectors; at-speed scan testing; launch-off shift; power supply noise; test generation; test power;
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
Print_ISBN :
978-1-4577-1984-4
DOI :
10.1109/ATS.2011.35