Title :
Mapping Transaction Level Faults to Stuck-At Faults in Communication Hardware
Author :
Javaheri, Fatemeh ; Namaki-Shoushtari, Majid ; Kamranfar, Parastoo ; Navabi, Zainalabedin
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of Tehran, Tehran, Iran
Abstract :
Advances in semiconductor technology, the increasing complexity of digital systems and demand for faster time to market, have raised the level of design from transistor to Electronic System Level (ESL). However, digital system testing remains at lower levels of abstraction. To cover the gap between system-level design and test, this paper presents a method of testing communication links at the ESL. For this purpose, system-level communication links are formally represented by Timed Automata (TA) to perform the fault simulation process automatically. This is facilitated by a set of high-level fault models that includes faults for data and control parts of a communication link. We show how the proposed high-level fault models map into faults at the gate level in communication hardware. The proposed test strategy not only applies communication links, but also can be used for testing processing elements using an appropriate fault model.
Keywords :
automata theory; circuit complexity; fault simulation; integrated circuit design; logic testing; time to market; ESL; automatic fault simulation process; communication hardware; communication link testing; digital system complexity; digital system testing; electronic system level; high-level fault models; semiconductor technology; stuck-at faults; system-level communication links; system-level design; system-level testing; time to market; timed automata; transaction level fault mapping; Automata; Data models; Hardware; Payloads; Protocols; System recovery; Testing; TLM; formal model; high-level fault model; mutated model; synthesis; test;
Conference_Titel :
Test Symposium (ATS), 2011 20th Asian
Conference_Location :
New Delhi
Print_ISBN :
978-1-4577-1984-4
DOI :
10.1109/ATS.2011.94