DocumentCode :
2799460
Title :
Digital RF processor (DRP™) for cellular phones
Author :
Staszewski, Robert Bogdan ; Muhammad, Khurram ; Leipold, Dirk
Author_Institution :
Wireless Analog Technol. Center, Texas Instruments Inc., Dallas, TX, USA
fYear :
2005
fDate :
6-10 Nov. 2005
Firstpage :
122
Lastpage :
129
Abstract :
RF circuits for multi-GHz frequencies have recently migrated to low-cost digital deep-submicron CMOS processes. Unfortunately, this process environment, which is optimized only for digital logic and SRAM memory, is extremely unfriendly for conventional analog and HF designs. We present fundamental techniques recently developed that transform the RF and analog circuit design complexity to digital domain for a wireless RF transceiver, so that it enjoys the benefits of digital approach, such as process node scaling and design automation. All-digital phase locked loop, all-digital control of phase and amplitude of a polar transmitter, and direct HF sampling techniques allow great flexibility in reconfigurable radio design. Digital signal processing concepts are used to help relieve analog design complexity, allowing one to reduce cost and power consumption in a reconfigurable design environment. Software layers are defined to enable these architectures to develop an efficient software defined radio. VHDL hardware description language is universally used throughout this SoC. The ideas presented have been used in Texas Instruments to develop two generations of commercial digital RF processors: a single-chip Bluetooth radio and a single-chip GSM radio.
Keywords :
CMOS digital integrated circuits; digital phase locked loops; microprocessor chips; mobile handsets; radiofrequency integrated circuits; CMOS process; RF circuit design; SoC circuit; all digital phase locked loop; amplitude digital control; analog circuit design complexity; cellular phones; design automation; digital RF processor; digital signal processing; hardware description language; phase digital control; polar transmitter; process node scaling; reconfigurable design environment; reconfigurable radio design; single-chip Bluetooth radio; single-chip GSM radio; wireless RF transceiver; CMOS logic circuits; CMOS process; Cellular phones; Design optimization; Hafnium; Logic design; Radio frequency; Random access memory; Signal design; Software radio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2005. ICCAD-2005. IEEE/ACM International Conference on
Print_ISBN :
0-7803-9254-X
Type :
conf
DOI :
10.1109/ICCAD.2005.1560051
Filename :
1560051
Link To Document :
بازگشت