DocumentCode :
2800025
Title :
Charge loss activation during non-volatiles memory data retention
Author :
Postel-Pellerin, J. ; Micolau, G. ; Chiquet, P. ; Laffont, R. ; Lalande, F. ; Ogier, J.
Author_Institution :
IMT Technopole de Chateau-Gombert, Aix-Marseille Univ., Marseille, France
Volume :
2
fYear :
2012
fDate :
15-17 Oct. 2012
Firstpage :
377
Lastpage :
380
Abstract :
In this paper we develop a method to study and to activate charge loss in a Non-volatile Memories array. We first detail an original date retention test under gate stress on a simple and statistical tool. Then we present the experimental results we obtained after more than 700h at 85°C and 150°C, for six different gate stress conditions. Finally, we extract the activation energy for the observed charge losses, using to different approaches, leading to a discussion on the extracted values and to perspectives for this work.
Keywords :
integrated circuit testing; losses; random-access storage; statistical testing; activation energy extraction; charge loss activation; date retention test; gate stress conditions; nonvolatile memory array; nonvolatiles memory data retention; statistical tool; temperature 150 degC; temperature 85 degC; Electric fields; Logic gates; Nonvolatile memory; Reliability; Stress; Temperature distribution; Threshold voltage; NVM; data retention; gate stress; reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Conference (CAS), 2012 International
Conference_Location :
Sinaia
ISSN :
1545-857X
Print_ISBN :
978-1-4673-0737-6
Type :
conf
DOI :
10.1109/SMICND.2012.6400755
Filename :
6400755
Link To Document :
بازگشت