• DocumentCode
    2800375
  • Title

    Performance-centering optimization for system-level analog design exploration

  • Author

    Li, Xin ; Wang, Jian ; Pileggi, Lawrence T. ; Chen, Tun-Shih ; Chiang, Wanju

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
  • fYear
    2005
  • fDate
    6-10 Nov. 2005
  • Firstpage
    422
  • Lastpage
    429
  • Abstract
    In this paper we propose a novel analog design optimization methodology to address two key aspects of top-down system-level design: (1) how to optimally compare and select analog system architectures in the early phases of design; and (2) how to hierarchically propagate performance specifications from system level to circuit level to enable independent circuit block design. Importantly, due to the inaccuracy of early-stage system-level models, and the increasing magnitude of process and environmental variations, the system-level exploration must leave sufficient design margin to ensure a successful late-stage implementation. Therefore, instead of minimizing a design objective function, and thereby converging on a constraint boundary, we apply a novel performance centering optimization. Our proposed methodology centers the analog design in the performance space, and maximizes the distance to all constraint boundaries. We demonstrate that this early-stage design margin, which is measured by the volume of the inscribed ellipsoid lying inside the performance constraints, provides an excellent quality measure for comparing different system architectures. The efficacy of our performance centering approach is shown for analog design examples, including a complete clock data recovery system design and implementation.
  • Keywords
    analogue integrated circuits; circuit optimisation; integrated circuit design; integrated circuit modelling; analog design exploration; analog design optimization; analog system architectures; clock data recovery system; constraint boundary; design objective function; independent circuit block design; inscribed ellipsoid; performance-centering optimization; system-level design exploration; system-level models; Circuit simulation; Circuit topology; Constraint optimization; Design optimization; Ellipsoids; Equations; Performance analysis; System analysis and design; System-level design; Volume measurement;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer-Aided Design, 2005. ICCAD-2005. IEEE/ACM International Conference on
  • Print_ISBN
    0-7803-9254-X
  • Type

    conf

  • DOI
    10.1109/ICCAD.2005.1560105
  • Filename
    1560105